Publication:
Design and modeling of a clock data recovery (CDR) circuit

dc.contributor.affiliation#PLACEHOLDER_PARENT_METADATA_VALUE#en_US
dc.contributor.authorZainab binti Mohamad Asharien_US
dc.date.accessioned2024-10-08T03:20:46Z
dc.date.available2024-10-08T03:20:46Z
dc.date.issued2013
dc.description.abstractClock data recovery (CDR) circuits are in high demand due to development in communication technology such as improvements in transmit/receive processing and GHz transfer bandwidths via wired and wireless media. Large bandwidth data with high transfer rates encounter several major problems at the reception. Electrical signals are easily distorted with large bandwidth data when transmitted at high speeds. Existence of noise will cause disturbance or undesired signals at the output of the system. Minimizing the effects of jitter in CDR system is important to protect the signal from disturbance and to maintain low phase noise. A 5 Gbps clock data recovery circuit using PLL approach is proposed in this work. Hardware Description language, Verilog-AMS has been implemented as a modeling language for CDR using SMASH Dolphin Integrated software. The architecture of the proposed PLL CDR circuits incorporates a phase detector, RLC low-pass filter, voltage-controlled oscillator, and divider. Evaluation of the CDR performance is based on the design, frequency, transfer rate, supply voltage, and phase noise. The proposed circuit has a simple configuration powered using low supply of 1.0 V and operates in high speed of 5 Gbps. The phase noise performance is measure using four different offsets. Less phase noise of -130.29 dBc/Hz is generated without jitter added on it. To simulate jitter from 1 MHz to 100 GHz a pulse is added in each block of the CDR circuit and the circuit's performance is evaluated. CDR with jitter from 10 GHz up to 100 GHz at VCO produces the highest phase noise at the output port of -125.10 dBc/Hz. The PLL-based CDR circuit is affected when jitter pulses is added at the VCO. The proposed PLL-based CDR circuit is suitable for PCIe application with 5 Gbps transfer rate, low supply voltage, and has low phase noise.en_US
dc.description.callnumbert TK 7868 T5 Z21D 2013en_US
dc.description.degreelevelMasteren_US
dc.description.identifierThesis : Design and modeling of a clock data recovery (CDR) circuit /by Zainab binti Mohamad Asharien_US
dc.description.identityt00011292101Zainaben_US
dc.description.kulliyahKulliyyah of Engineeringen_US
dc.description.notesThesis (MSc.EE)--International Islamic University Malaysia, 2013en_US
dc.description.physicaldescriptionxvii, 99 leaves : ill. ; 30cmen_US
dc.description.programmeMaster of Science (Electronics Engineering)en_US
dc.identifier.urihttps://studentrepo.iium.edu.my/handle/123456789/7260
dc.identifier.urlhttps://lib.iium.edu.my/mom/services/mom/document/getFile/HqNB3VdPoOCa4mBomygaKMlaCYXvI8z120140414084753801
dc.language.isoenen_US
dc.publisherKuala Lumpur: International Islamic University Malaysia, 2013en_US
dc.rightsCopyright International Islamic University Malaysia
dc.subject.lcshTiming circuitsen_US
dc.subject.lcshIntegrated circuits -- Design and constructionen_US
dc.titleDesign and modeling of a clock data recovery (CDR) circuiten_US
dc.typeMaster Thesisen_US
dspace.entity.typePublication

Files

Original bundle

Now showing 1 - 2 of 2
Loading...
Thumbnail Image
Name:
t00011292101Zainab_SEC_24.pdf
Size:
643.08 KB
Format:
Adobe Portable Document Format
Description:
24 pages file
Loading...
Thumbnail Image
Name:
t00011292101Zainab_SEC.pdf
Size:
2.5 MB
Format:
Adobe Portable Document Format
Description:
Full text secured file

Collections